Coordinatore |
Organization address
address: Mekelweg 2 contact info |
Nazionalità Coordinatore | Non specificata |
Totale costo | 40 € |
EC contributo | 0 € |
Programma | FP7-ICT
Specific Programme "Cooperation": Information and communication technologies |
Anno di inizio | 2010 |
Periodo (anno-mese-giorno) | 2010-01-01 - 2013-03-31 |
# | ||||
---|---|---|---|---|
1 |
TECHNISCHE UNIVERSITEIT DELFT
Organization address
address: Mekelweg 2 contact info |
NL (Delft) | coordinator | 0.00 |
2 |
ATHENA RESEARCH AND INNOVATION CENTER IN INFORMATION COMMUNICATION & KNOWLEDGE TECHNOLOGIES
Organization address
address: ARTEMIDOS 6 KAI EPIDAVROU contact info |
EL (MAROUSSI) | participant | 0.00 |
3 |
CHALMERS TEKNISKA HOEGSKOLA AB
Organization address
address: - contact info |
SE (GOETEBORG) | participant | 0.00 |
4 |
EVIDENCE SRL
Organization address
address: Via Carducci contact info |
IT (San Giuliano Terme) | participant | 0.00 |
5 |
FUNDACAO DE APOIO DA UNIVERSIDADE FEDERAL DO RIO GRANDE DO SUL
Organization address
city: Porto Alegre contact info |
BR (Porto Alegre) | participant | 0.00 |
6 |
IBM ISRAEL - SCIENCE AND TECHNOLOGY LTD
Organization address
address: 94 DERECH EM-HAMOSHAVOT contact info |
IL (PETACH TIKVA) | participant | 0.00 |
7 |
STMICROELECTRONICS SRL
Organization address
address: VIA C.OLIVETTI contact info |
IT (AGRATE BRIANZA) | participant | 0.00 |
8 |
THE UNIVERSITY OF EDINBURGH
Organization address
address: OLD COLLEGE, SOUTH BRIDGE contact info |
UK (EDINBURGH) | participant | 0.00 |
9 |
UNIVERSIDADE FEDERAL DO RIO GRANDE DO SUL
Organization address
address: AVENIDA PAULO GAMA contact info |
BR (PORTO ALEGRE) | participant | 0.00 |
10 |
UNIVERSITA' DEGLI STUDI DI SIENA
Organization address
address: VIA BANCHI DI SOTTO contact info |
IT (SIENA) | participant | 0.00 |
11 |
UPPSALA UNIVERSITET
Organization address
address: St Olofsgatan contact info |
SE (UPPSALA) | participant | 0.00 |
Esplora la "nuvola delle parole (Word Cloud) per avere un'idea di massima del progetto.
In a scenario where the complexity and diversity of embedded systems is rising and causing extra pressure in the demand for performance at the lowest possible power budget, designers face the challenge brought by the power and memory walls in the production of embedded platforms. The focus of the ERA project is to investigate and propose new methodologies in both tools and hardware design to break through these walls and help design next-generation embedded systems platforms. The proposed strategy is to utilize adaptive hardware to provide the highest possible performance with limited power budgets. The envisioned adaptive platform employs a structured design approach that allows integration of varying computing elements, networking elements, and memory elements. For computing elements, we will utilize a mixture of commercially available off-the-shelf processor cores, industry-owned IP cores, and application-specific/dedicated cores, and we will dynamically adapt their composition, organization, and even instruction-set architectures to provide the best possible performance/power trade-offs. Similarly, the choice of the most-suited network elements and topology and the adaptation of the hierarchy and organization of the memory elements can be determined at design-time or at run-time. Furthermore, the envisioned adaptive platform must be supported by and/or made visible to the application(s), run-time system, operating system, and compiler exploiting the synchronicities between software and hardware. We strongly believe that having the complete freedom to flexibly tune the hardware elements will allow for a much higher level of efficiency (e.g., riding the trade-off curve between performance and power) compared to the state of the art. Finally, an additional goal of the adaptive platform is to serve as a quick prototyping platform in embedded systems design.